## **DAILY ASSESSMENT FORMAT**

| Date:       | 5 <sup>th</sup> June 2020                                                   | Name:                  | Sahana S R                  |
|-------------|-----------------------------------------------------------------------------|------------------------|-----------------------------|
| Course:     | Digital design using HDL                                                    | USN:                   | 4AL17EC083                  |
| Topic:      | Verilog Tutorials and practice programs, Building/ Demo projects using FPGA | Semester<br>& Section: | 6 <sup>th</sup> sem 'B' sec |
| Github      | sahanasr-course                                                             |                        |                             |
| Repository: |                                                                             |                        |                             |

## **FORENOON SESSION DETAILS** Image of session FPGA Student Recommended FPGA Courses AXLINX E For Students or Beginners VADO FOR Projects VEDL Projects SFGA Tutalis Verbug vs VFGL About EPGA Projects Verbug Projects SFGA Tutalis Verbug vs VFGL About EPGA Projects SFGA Tutalis Verbug vs VFGL About FPGA Projects This page presents FPGA projects on fpgs4staident.com. The first FPGA project helps students f 🕶 🚳 🕦 understand the basics of FPGAs and how Verloo/ VHOL works on FPGA. A .... FPGA Projects Bubscribe to get upcoming FPGA projects by email Discoursed arison. Black MY RECOMMENDED FPGA COURSE on FPGA4student - OF SE # R O P M 9 2 variogs is AMPOWARE DESCRIPTION LANGUAGE (MDL). A hardware description Language is a language used to describe a digital system, for example, a network switch, a microprocessor or a newnory or a simple littp—flop. This just resums that, by using a HDL one can describe any hardware (digital) at any level. One can describe a simple Filip flop as that in above figure as well as one can describe a complicated designs having 1 militer galos. Verlog is one of the HDL languages available in the inclusity for designs the Hauthense. Verlog allows us to design a Digital design at Behavior Lavel, Register Transfer Lavel (FITL). Gate level and at switch level. Verling allows husbeare designes to express their designs with behavioral constructs, deterring the design of implementation to a later stage of design in the final design. Many engineers who want to learn Verlog, most often salt this question, how much time it will take to fearn Verlog?, Well my ansaver to them in "It many not take more then one week, if you happen to know at least one programming language". Membry styres. Verificip like any other hardware description language, permits the designers to design a design in either Bottom-up or Top-down methodology.

## **VERILOG TUTORIALS**

Verilog is a Hardware Description Language; a textual format for describing electronic circuits and systems. Applied to elect for verification through simulation, for timing analysis, for test analysis (testability analysis and fault gra The Verilog HDL is an IEEE standard - number 1364. The first version of the IEEE standard for Verilog was published in 1995. A revised version was published in 2001; this is the version used by most Verilog users. The IEEE Verilog standard document is known as the Language Reference Manual, authoritative definition of the Verilog HDL.A further revision of the Verilog standard was published in 2005, though it has little extra compared to the 2001 standard. SystemVerilog is a huge set of extensions to Verilog, and was first published as an IEEE standard in 2005. See the ap SystemVerilog.IEEE Std 1364 also defines the Programming Language Interface, or PLI. This is a collection of software routines which permit between Verilog and other languages (usua Note that VHDL is not an abbreviation for Verilog HDL - Verilog and VHDL are two different HDLs. They have more similarities than differences, however. The history of the Verilog HDL goes back to the 1980s, when a company called Gateway Design Automation developed a logic simulator, Verilog-XL, and with it a hardware description language. Cadence Design Systems acquired Gateway in 1989, and with it the rights to the language and the simulator. In 1990, Cadence put the language (but not the simulator) into the public domain, with the intention that it should become a standard, non-proprietary language. The Verilog HDL is now maintained by a non profit making organisation,

## **FPGA**

FPGA Basics – A Look Under the Hood An introductory look inside Field Programmable Gate Arrays. We'll go over:Strengths & Weaknesses of FPGAs How FPGAs work What's inside an FPGA So you keep hearing about FPGAs being utilized in more and more applications, but aren't sure whether it makes sense to switch to a new technology. Or maybe you're just getting into the embedded world and want to figure out if an FPGA-based system makes sense for you or not. This paper provides an overview of some of the key elements of FPGAs for engineers interested in utilizing FPGA-based technologies. It's worth noting that this is a complex topic, and as such, some topics are not covered, some are just introductory, and others will evolve over time. This paper should still give you a lot of helpful information if you're new to the world of FPGAs. What are the most important things you should know right away?Get out of the software mindset – You're not writing software. Let me say that again because this is the single most important point if you're thinking about working with FPGAs. You-are-NOTwritingsoftware. You're designing a digital circuit

```
T-FLIP FLOP
module tff (t,clk,q,qb);
input t,clk;
output q,qb;
reg q, qb;
initial
begin
q=0;
q=1;
end
always@(posedge (clk))
begin
if(t==0) q=q;
else
q=qb;
qb=~q;
end
endmodule
```